Chapter 14: AltLab Library
14–5
HDL Import
Use the HDL Import block to import existing blocks implemented in HDL into DSP
Builder. Individually specify the VHDL or Verilog HDL files or define in a Quartus ? II
project file (. qpf ).
1
You must save your model file before you can import HDL with the HDL Import block.
When you click Compile , a simulation file generates and the block in your model
configures with the required input and output ports. The Quartus II software
synthesizes the imported HDL or project as a netlist of megafunctions, LPM functions,
and gates.
DSP Builder may explicitly instantiate the megafunctions and LPM functions in the
imported files, or the Quartus II software may infer them. The netlist then compiles
into a binary simulation netlist for use by the HDL simulation engine in DSP Builder.
When simulating imported VHDL in ModelSim, which includes FIFO buffers, there
may be Xs in the simulation results, which may give a mismatch with the Simulink
simulation. You should use the FIFO buffer carefully to avoid any overflows or
underflows. Examine and eliminate any warnings of Xs that ModelSim reports during
simulation before you compare to the Simulink results.
The simulator supports many of the common megafunctions and LPM functions
although it does not support some. If DSP Builder encounters an unsupported
function, it issues an error message after you click Compile and it cannot import the
HDL. However, you may be able to rewrite the HDL so that the Quartus II software
infers a different megafunction or LPM function.
Table 14–5 shows the parameters for the HDL Import block.
Table 14–5. HDL Import Block Parameters (Part 1 of 2)
Name
Import HDL
Value
On or Off
Description
You can import individual HDL files when this option is on.
Add
. v or . vhd file Click to browse for one or more VHDL files or Verilog HDL files.
Remove
Up, Down
Enter name of top
level design entity
Import Quartus II
Project
Entity name
On or Off
Click to remove the selected file from the list.
Click to change the compilation order by moving the selected HDL file up or down the
list. The file order is not important when you use the Quartus II software but may be
significant when you use other downstream tools (such as ModelSim).
Specifies the name of the top level entity in the imported HDL files.
When this option is on, you can specify the HDL to import with a Quartus II project file
(. qpf ). DSP Builder imports the current HDL configuration. To import a different
revision, specify the required revision in the Quartus II software. The source files that
the Quartus II project uses must be in the same directory as your model file or be
explicitly referenced in the Quartus II settings file (. qsf ). Error messages issue for any
entities that DSP Builder cannot find. Refer to the Quartus II documentation for
information about setting the current revision of a project and how to explicitly
reference the source files in your design.
Browse
November 2013
. qpf file
Altera Corporation
Click to browse for a Quartus II project file.
DSP Builder Handbook
Volume 2: DSP Builder Standard Blockset
相关PDF资料
IR11662SPBF IC CNTROL SMART RECTIFIER 8-SOIC
IR1166STRPBF IC MOSFET DRIVER N-CH 200V 8SOIC
IR11672ASPBF IC MOSFET DRIVER 200V 8-SOIC
IR1167ASTRPBF IC SMART SECONDARY DRIVER 8-SOIC
IR11682STRPBF IC MOSFET DRIVER DUAL 200V 8SOIC
IR1168SPBF IC MOSFET DRIVER DUAL 200V 8SOIC
IR1176STR IC DRIVER RECT SYNC 5V 4A 20SSOP
IR2010SPBF IC DRIVER HIGH/LOW SIDE 16SOIC
相关代理商/技术参数
IP-TRIETHERNET 功能描述:开发软件 Triple Spd Ethernet MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IP-TRIETHERNETF 功能描述:开发软件 3x Spd Ethernet MAC MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPTV-OPTION-INS970 制造商:3M Electronic Products Division 功能描述:IPTV OPTION FOR INS970
IPU039N03L G 功能描述:MOSFET N-CH 30V 50A 3.9mOhms RoHS:否 制造商:STMicroelectronics 晶体管极性:N-Channel 汲极/源极击穿电压:650 V 闸/源击穿电压:25 V 漏极连续电流:130 A 电阻汲极/源极 RDS(导通):0.014 Ohms 配置:Single 最大工作温度: 安装风格:Through Hole 封装 / 箱体:Max247 封装:Tube
IPU039N03LG 制造商:INFINEON 制造商全称:Infineon Technologies AG 功能描述:OptiMOS?3 Power-Transistor Features Fast switching MOSFET for SMPS
IPU039N03LGXK 制造商:Infineon Technologies AG 功能描述:Trans MOSFET N-CH 30V 50A 3-Pin(3+Tab) TO-251
IPU04N03LA 功能描述:MOSFET N-CH 25V 50A IPAK RoHS:否 类别:分离式半导体产品 >> FET - 单 系列:OptiMOS™ 标准包装:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金属氧化物 FET 特点:逻辑电平门 漏极至源极电压(Vdss):200V 电流 - 连续漏极(Id) @ 25° C:18A 开态Rds(最大)@ Id, Vgs @ 25° C:180 毫欧 @ 9A,10V Id 时的 Vgs(th)(最大):4V @ 250µA 闸电荷(Qg) @ Vgs:72nC @ 10V 输入电容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安装类型:通孔 封装/外壳:TO-220-3 整包 供应商设备封装:TO-220FP 包装:管件
IPU04N03LA G 功能描述:MOSFET N-CH 25V 50A IPAK RoHS:是 类别:分离式半导体产品 >> FET - 单 系列:OptiMOS™ 标准包装:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金属氧化物 FET 特点:逻辑电平门 漏极至源极电压(Vdss):200V 电流 - 连续漏极(Id) @ 25° C:18A 开态Rds(最大)@ Id, Vgs @ 25° C:180 毫欧 @ 9A,10V Id 时的 Vgs(th)(最大):4V @ 250µA 闸电荷(Qg) @ Vgs:72nC @ 10V 输入电容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安装类型:通孔 封装/外壳:TO-220-3 整包 供应商设备封装:TO-220FP 包装:管件